This is in some of the existing verilog ``` /////////////////////////////////////////////////// // clock inputs 74.25mhz. not phase aligned, so treat these domains as asynchronous input wire clk_74a, // mainclk1 input wire clk_74b, // mainclk1 ```